# Compiler Design - 19z602

**Assignment Presentation** 

# A Simple Code Generator Algorithm

#### TEAM 3

Dheekshitha R - 22z216 Keerthi O - 22z243 Pramodini P - 22z244 Akash S - 22z255

Sanjitha R - 22z259

# Table of contents

**U1**Introduction and Issues

02

The Target Language Program and Instruction Costs 03

Basic Blocks and Flow Graphs

04

Simple Code Generator Algorithm 05

Example Using Simple Code Generator Algorithm

# O1 Introduction and Issues

Akash - 22z255



Right after semantic analyzer and before code optimizer



Right after semantic analyzer and before code optimizer



Input: 3 Address Code, Low Level Intermediate Representation



Output: Low-Level Register Based Intermediate Representation

# Mathematically, the problem of generating an optimal target program for a given source program is **undecidable**; many of the subproblems encountered in code

generation such as register allocation are computationally intractable.

| are daranced ever the years to be eapable or generaling inden emicie | lave advanced | over the years to be capable of g | generating <b>much efficient</b> |
|----------------------------------------------------------------------|---------------|-----------------------------------|----------------------------------|
| ode compared to naive compilers that do not use them                 |               | -                                 | _                                |

| source^ | Front | intermediate | Code      | intermediate | Code      | target  |
|---------|-------|--------------|-----------|--------------|-----------|---------|
| program | End   | code         | Optimizer | code         | Generator | program |
|         |       |              |           |              |           |         |

Figure 8.1: Position of code generator

# 5

Major issues with Code Generation

# 1. Input to Code Generator

The Intermediate Representation (IR) has various forms, including three-address representations, virtual machine representations, linear representations, and graphical representations. The front end has translated the source program into a low-level IR, detected errors, and performed type checking.

# 2. Target Program Output

The "Target Program" problem in code generation involves ensuring generated code is semantically equivalent to the source code and high-quality. The instruction-set architecture of the target machine, including RISC, CISC, and stack-based, impacts the difficulty of creating a good code generator and the quality of the machine code.

Different Instructions might by better that other Instructions in certain context

Consider the following equation:

$$x = y + z$$

which can be translated to the following code sequence:

LD RO, y
ADD RO, RO, z
ST x, RO

Then for the following equations:

$$a = b + c$$
  
 $d = a + e$ 

generated code sequence will be:

```
LD RO, b
ADD RO, RO, c
ST a, RO
LD RO, a
ADD RO, RO, e
ST d, RO
```

LD RO, b
ADD RO, RO, c
ST a, RO
LD RO, a
ADD RO, RO, e
ST d, RO

LD RO, b

ADD RO, RO, c

ST a, RO

LD RO, a

ADD RO, RO, e

ST d, RO

Similarly for an increment operation, i.e.,

$$a = a + 1$$

which one should the compiler choose?

LD R0, a
ADD RO, RO, #1
ST a, RO

INC A

The only solution for this problem is to know the exact cost of every single platform of every single platform and plan accordingly.

Well that's impossible and tedious

# 4. Register Allocation

Register allocation and assignment are key problems in code generation, determining which variables reside in registers and which specific registers they occupy. Finding an optimal assignment is **difficult**, even for single-register machines, and is further complicated by hardware and operating system requirements.

# 5. Evaluation Order

The "Evaluation Order" problem in code generation involves determining the most efficient sequence for computations, impacting register usage and complexity.

# 02

# The Target Language Program and Instruction Costs

# Target Language

Familiarity with the **target machine** and its **instruction set** is a prerequisite for designing a good code generator.

Unfortunately, in a general discussion of code generation it is **not possible to describe any target machine** in sufficient detail to generate good code for a complete language on that machine.

We shall use as a **target language assembly code for a simple computer** that is representative of many **register machines**.

However, this code generation techniques can be used on many other classes of machines as well.

# **Target Machine Overview**

#### **Key Points:**

- The target machine is a three-address machine.
- It supports load, store, computation, jump, and conditional jump operations.
- The machine is byte-addressable with `n` general-purpose registers: `RO, R1, ..., Rn-1`.
- The instruction set is simplified to focus on core concepts, assuming all operands are integers

#### **Instruction Format**

- An operator (e.g., `LD`, `ST`, `ADD`, `SUB`).
- A **target** (destination location).
- A list of source operands
- A label may precede an instruction for branching purposes.
- Example: `LD R1, x` (load the value of `x` into register `R1`).

# **Load Operations**

- **Load Instruction**: `LD dst, addr`
- Loads the value at memory location `addr` into `dst`.
- **Example**: LD R1, x (load the value of x into register R1).

#### **Register-to-Register Copy**:

• **Example**: `LD R1, R2` (copy the contents of `R2` into `R1`).

**Assignment Semantics**: `dst = addr`.

## **Store Operations**

#### **Store Instruction**: `ST x, r`

- Stores the value in register `r` into memory location `x`.
- **Example**: `ST x, R1` (store the value of `R1` into `x`).

**Assignment Semantics**: x = r.

# **Load Computation Operations**

Computation Instruction: `OP dst, src1, src2`

- `OP` can be `ADD`, `SUB`, etc.
- **Example**: `SUB R1, R2, R3` (compute `R1 = R2 R3`).

#### **Unary Operations:**

• **Example**: `NEG R1, R2` (negate the value in `R2` and store in `R1`).

Assignment Semantics: `dst = src1 OP src2`.

### **Jump Operations**

#### **Unconditional Jump**: `BR L`

- Branches to the instruction with label `L`.
- **Example**: `BR LOOP` (jump to the label `LOOP`).

#### Conditional Jump: `Bcond r, L`

- Branches to label `L` if the condition is met.
- **Example**: `BLTZ R1, L` (jump to `L` if `R1 < 0`).

# Addressing Modes in the Target Machine

#### Direct Addressing:

- $\triangleright$  **Example:** LD R1, x (load the value of x into R1).
- Refers to the memory location reserved for x (the I-value of x).

#### Indexed Addressing:

- **Example:** LD R1, a(R2) (load the value at a + contents(R2) into R1).
- Useful for accessing arrays, where a is the base address and R2 holds the offset.

#### • Indirect Addressing:

- Example: LD R1, \*100(R2) (load the value at the address stored in 100 + contents(R2)).
- Useful for following pointers.

#### • Immediate Constant Addressing:

- **Example:** LD R1, #100 (load the integer 100 into R1).
- Example: ADD R1, R1, #100 (add 100 to the value in R1).

#### Three-Address Statement to Machine Code

Three-Address Statement: x = y - z

#### **Machine Code:**

```
LD R1, y // R1 = y
LD R2, z // R2 = z
SUB R1, R1, R2 // R1 = R1 - R2
ST x, R1 // X = R1
```

#### **Optimization:**

- If y or z is already in a register, skip the corresponding LD instruction.
- Avoid storing x if its value is only used in registers.

# **Array and Pointer Operations**

#### **Array Access Example**

```
Three-Address Statement: b = a[i]
```

**Explanation:** The second step computes the offset (8 \* i), and the third step loads the array element.

#### **Pointer Indirection Example**

**Three-Address Statement**: x = p

```
Machine Code: LD R1, p // R1 = p 
LD R2, 0(R1) // R2 = contents(0 + contents(R1)) 
ST x, R2 // x = R2
```

**Explanation:** The second step dereferences the pointer p.

# **Conditional Jump and Optimization**

- Conditional Jump Example:
  - Three-Address Statement: if x < y goto L</li>
  - Machine Code:

```
LD R1, x // R1 = x

LD R2, y // R2 = y

SUB R1, R1, R2 // R1 = R1 - R2

BLTZ R1, M // if R1 < 0 jump to M
```

• **Explanation:** M is the label corresponding to the target of the jump (label L in the three-address code).

#### • Optimization:

- If x or y is already in a register, skip the corresponding LD instruction.
- o Avoid storing intermediate results if they are only used for the jump.
- Example:
  - If x is already in R1 and y is already in R2, the optimized code would be:

```
SUB R1, R1, R2 // R1 = R1 - R2
BLTZ R1, M // if R1 < 0 jump to M
```

# **Program and Instruction Cost**

#### Cost Measures:

- Compilation time.
- Size of the target program.
- Running time of the target program.
- Power consumption of the target program.

#### Complexity:

- Finding an optimal target program for a given source program is undecidable in general.
- Many subproblems involved are NP-hard.
- Heuristic techniques are often used to produce good (but not necessarily optimal) target programs.

#### Instruction Cost:

- Each target-language instruction has an associated cost.
- Cost = 1 + cost of addressing modes.
- Register addressing: No additional cost.
- Memory or constant addressing: Additional cost of 1 (due to extra words needed to store the operand)

# **Examples of Instruction Costs**

- **Example 1:** LD R0, R1
  - Copies the contents of R1 into R0.
  - Cost = 1 (no additional memory words required).
- Example 2: LD RO, M
  - Loads the contents of memory location M into RO.
  - Cost = 2 (address of M is stored in the word following the instruction).
- **Example 3:** LD R1, \*100(R2)
  - Loads the value at the address stored in 100 + contents(R2) into R1.
  - Cost = 3 (one for the displacement value, and one for accessing memory).

#### Program Cost:

- The cost of a target-language program is the sum of the costs of the individual instructions executed.
- Goal of Code Generation: Minimize the sum of instruction costs on typical inputs.

#### Optimal Code:

o In some cases, optimal code can be generated for expressions on certain classes of register machines.

| RISC<br>vs<br>CISC | No.                | Characteristic                         | RISC                                 | CISC                         |                                                                                                   |  |
|--------------------|--------------------|----------------------------------------|--------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------|--|
|                    | 1                  | Instruction                            | Simple instructions taking one cycle | Complex instructions         |                                                                                                   |  |
|                    |                    | Complexity                             |                                      | taking multiple cycles       | RISC (Load Store Arch.)                                                                           |  |
|                    | 2                  | Memory                                 | Very few instructions refer memory   | Most of instructions may     | (Load Store Arch.)                                                                                |  |
|                    |                    | Reference                              | C self ten men selenere memery       | refer memory                 | LOAD R1, A ; Load value of A into register R1                                                     |  |
|                    | 3                  | Instruction                            | Instructions are executed by         | Instructions are executed    | LOAD R2, B ; Load value of B into register R2  ADD R3, R1, R2 ; Add R1 and R2, store result in R3 |  |
|                    |                    | Execution                              | hardware                             | by microprogram              | STORE R3, C ; Store the result in memory location C                                               |  |
|                    | 4                  | Instruction                            | Fixed format instructions            | Variable format              |                                                                                                   |  |
|                    | •                  | Format                                 | T ized for mac most occions          | instructions                 |                                                                                                   |  |
|                    | 5                  | Number of                              | Many instructions                    | Few instructions             | CICC                                                                                              |  |
|                    |                    | Instructions                           | •                                    | Few mou octions              | CISC(Memory to Memory)                                                                            |  |
|                    | 6 Addressing Modes | Addressing                             | Few addressing modes, most           |                              | ADD C. A. B.                                                                                      |  |
|                    |                    | instructions have register to register | Many addressing modes                | ADD C, A, B ;                |                                                                                                   |  |
|                    |                    | s<br>Wasin Do                          | addressing mode                      |                              |                                                                                                   |  |
|                    | 7                  | Complex                                | Complexed addressing modes are       | Supports complex             |                                                                                                   |  |
|                    |                    | Addressing                             | synthesized in software              | addressing modes             |                                                                                                   |  |
|                    | 8                  | Register Sets                          | Multiple register sets               | Single register set          |                                                                                                   |  |
|                    | 9                  | Pipelining                             | Highly pipelined                     | Not pipelined or less        |                                                                                                   |  |
|                    |                    |                                        |                                      | pipelined                    |                                                                                                   |  |
|                    | 10                 | Complexity                             | Complexity is in the compiler        | Complexity is in the         |                                                                                                   |  |
|                    |                    | Location                               |                                      | microprogram                 |                                                                                                   |  |
|                    | 11                 | Conditional Jump                       | Conditional jump can be based on a   | Conditional jump is usually  |                                                                                                   |  |
|                    |                    |                                        | bit anywhere in memory               | based on status register bit |                                                                                                   |  |

### **Example: Loop Execution (Summing an Array of 10 Elements)**

#### **RISC Example**

```
assembly
LOAD R1, #0 ; Initialize sum to 0
LOAD R2, #10 ; Loop counter
LOAD R3, #ARRAY ; Load array base address
LOOP:
   LOAD R4, 0(R3); Load element from array
   ADD R1, R1, R4; Add to sum
   ADD R3, R3, #4; Move to next element
   SUB R2, R2, #1 ; Decrement loop counter
   BNEZ R2, LOOP ; If counter ≠ 0, repeat
STORE R1, SUM ; Store final sum in memory
```

#### CISC Example

```
assembly
MOV CX, 10 ; Loop counter
MOV SI, ARRAY ; Load array base address
MOV AX, 0 ; Initialize sum
LOOP:
   ADD AX, [SI] ; Add array element to sum
   ADD SI, 4 ; Move to next element
   LOOP LOOP
                ; Loop automatically decrements CX and jumps
MOV SUM, AX ; Store final sum
```

# O3 Basic Blocks and Flow Graph

Pramodini P - 22z244

# Introduction

A basic block is a sequence of consecutive three-address instructions with a single entry point and a single exit point.

A flow graph is a directed graph where nodes represent basic blocks and edges represent control flow between them.

### Why is this important?

- Helps in code generation and optimization
- · Improves register allocation
- Aids in instruction selection

### Example

$$1 i = 1$$
  
 $2 j = 1$ 

$$3 t1 = 10 * i$$

$$4 t2 = t1 + j$$

$$5 t3 = 8 * t2$$
  
 $6 t4 = t3 - 88$ 

7 
$$a[t4] = 0.0$$

$$3 \quad j = j + 1$$

$$10 i = i + 1$$

$$12 1 = 1$$
 $13 t5 = i - 1$ 

15 
$$a[t6] = 1.0$$

$$16 \quad i = i + 1$$

### Leaders:

Instruction 1 (First instruction)

Instruction 2 (Target of jump at 11)

**Instruction 3** (Target of jump at 9)

**Instruction 10** (Follows a jump)

**Instruction 12** (Follows a jump)

**Instruction 13** (Target of jump at 17)

### **Basic Block Properties**



### Single Entry

Control enters the block only at the first instruction.

This ensures a clear starting point for execution.



### Single Exit

Execution proceeds sequentially, except for the last instruction.

This allows for a defined endpoint in the block.



### **Maximal Sequence**

No jumps or labels are present within the block except at the end.

This characteristic maximizes the sequence of instructions.



#### **Control Flow**

Basic blocks represent a linear flow of control in execution.

They help in understanding the transitions between different parts of the code.



### **Code Optimization**

Basic blocks are essential for various optimization techniques in compilers.

They facilitate improvements in register allocation and instruction scheduling.

# Algorithm for Identifying Basic Blocks

**Input:** A sequence of three-address instructions

Output: A list of basic blocks

# Algorithm for Identifying Basic Blocks

### 1) Identifying Leaders

- The first instruction in the program is a leader.
- Instructions that are targets of jumps or immediately follow jumps are also classified as leaders.

### 2) Forming Blocks

- Instructions are grouped under their respective leaders to create basic blocks.
- This organization is essential for the compilation process.

```
Example
                i = 1
              2
                   j = 1
              3
                  t1 = 10 * i
                   t2 = t1 + j
                 t3 = 8 * t2
                  t4 = t3 - 88
                  a[t4] = 0.0
                 j = j + 1
              9
                   if j <= 10 goto 3
             10 \quad i = i + 1
             11
                   if i <= 10 goto 2
             12 i = 1
             13
                 t5 = i - 1
             14
                   t6 = 88 * t5
             15 \quad a[t6] = 1.0
             16 \quad i = i + 1
```

17

if i <= 10 goto 13

### Source code:

for *i* from 1 to 10 do for *j* from 1 to 10 do a[i,j) = 0.0;for *i* from 1 to 10 do a[i, i] = 1.0;

### **Forming Basic Blocks**

Using the identified leaders, we form the following basic blocks:

- 1. Basic Block 1: (1)
- 2. **Basic Block 2:** (2)
- 3. **Basic Block 3:** (3, 4, 5, 6, 7, 8, 9)
- 4. **Basic Block 4:** (10, 11)
- 5. **Basic Block 5:** (12)
- 6. **Basic Block 6:** (13, 14, 15, 16, 17)

# **Interrupts and Basic Blocks**

Normally, control flows from the beginning to the end of a basic block.

**Interrupts and exceptions** (like division by zero) may break this flow but are **ignored** when constructing flow graphs.

### Why?

- Interrupts either return to the same instruction or halt the program.
- Optimizations assume normal execution paths.

# **Interrupts and Basic Blocks**

### **Control Flow Impact**

- Interrupts can disrupt the normal flow of execution in a program.
- Interrupts can redirect execution to an exception handler.
- This disruption is not considered when constructing flow graphs.
- Flow graphs assume a linear control flow without interruptions.

### **Execution Disruption**

- Execution can be interrupted by events such as division by zero.
- These events can cause the program to stop executing.
- Interrupts may lead to a return to a previous state.
- Despite their impact, interrupts are ignored in flow graph construction.

# **Next-Use Information**

### Why is Next-Use Information Important?

- In code generation, efficient **register allocation** is crucial.
- If a variable's value will never be used again, its register can be reassigned to another variable.
- This reduces the number of registers needed and improves performance.

### A variable **x** is **live** at a given statement **i** if:

- There is a later statement **j** in the same basic block where **x** is used as an operand.
- There is a control flow path from i to j without any reassignments to x in between

# **Next-Use Information Algorithm**

### **Algorithm to Compute Liveness and Next-Use Information**

- Start from the last statement in the basic block and move backward to the first statement.
- 2. **At each statement** of the form x = y + z, do the following:
  - Attach the current next-use and liveness information for x, y, and z from the symbol table
  - Mark x as "not live" and set its next use to "none" in the symbol table (since its latest value is assigned here).
  - Mark y and z as "live" and set their next-use information to the current statement index (i).

# **Next-Use Information**

Consider the following example:

$$1. t = a - b$$

$$2. u = a - c$$

3. 
$$v = t + u$$

$$4. a = d$$

$$5. d = v + u$$

# **Next-Use Information**

- We assume all non-temporary variables (a, b, c, d, e, f, g) are live on exit.
- We process backward, updating the next-use and liveness information.

Before Processing (Initial State)

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | Yes   | ?        |
| b        | Yes   | ?        |
| С        | Yes   | ?        |
| d        | Yes   | ?        |
| t        | No    | None     |
| u        | No    | None     |
| v        | No    | None     |

**Processing Statement 5:** d = v + u

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | Yes   | ?        |
| b        | Yes   | ?        |
| С        | Yes   | ?        |
| d        | No    | None     |
| t        | No    | None     |
| u        | Yes   | 5        |
| v        | Yes   | 5        |

**Processing Statement 4:** a = d

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | No    | None     |
| b        | Yes   | ?        |
| С        | Yes   | ?        |
| d        | Yes   | 4        |
| t        | No    | None     |
| u        | Yes   | 5        |
| v        | Yes   | 5        |

**Processing Statement 3:**  $\vee$  = t + u

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | No    | None     |
| b        | Yes   | ?        |
| С        | Yes   | ?        |
| d        | Yes   | 4        |
| t        | Yes   | 3        |
| u        | Yes   | 3, 5     |
| V        | No    | None     |

**Processing Statement 2:** u = a - c

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | Yes   | 2        |
| b        | Yes   | ?        |
| С        | Yes   | 2        |
| d        | Yes   | 4        |
| t        | Yes   | 3        |
| u        | No    | None     |
| v        | No    | None     |

### **Processing Statement 1:** t = a - b

| Variable | Live? | Next Use |
|----------|-------|----------|
| а        | Yes   | 1, 2     |
| b        | Yes   | 1        |
| С        | Yes   | 2        |
| d        | Yes   | 4        |
| t        | No    | None     |
| u        | No    | None     |
| V        | No    | None     |

# Flow Graph

- **Flow Graphs** represent the flow of control between basic blocks in an intermediate-code program.
- **Nodes** are basic blocks, and **Edges** represent possible control flow between them.

There are two ways that such an edge could be justified:

- There's a jump (conditional or unconditional) from block B to C.
- C follows B in the program sequence, and B doesn't end in an unconditional jump.

# **Entry, Exit and Predecessors**

**Entry Node**: Represents the start of the program, pointing to the first executable basic block.

**Exit Node**: Represents the program's end, pointing from blocks that could be the final executed instruction.

### **Predecessors & Successors:**

- **Predecessor**: A block that can transfer control to another block.
- **Successor**: A block that can receive control from another block.

# Example

# 1 i = 1

3

10 11

12 13

14

$$t1 = 10 * i$$

$$t2 = t1 + j$$

$$t3 = 8 * t2$$
  
 $t4 = t3 - 88$ 

$$a[t4] = 0.0$$

$$i = i + 1$$

$$t5 = i - 1$$

$$t5 = 1 - 1$$
  
 $t6 = 88 * t5$ 

$$16 \quad i = i + 1$$

#### **ENTRY**

 $B_2$ 

 $B_{4}$ 

 $\boldsymbol{B}_{s}$ 

 $\boldsymbol{B}_{\cdot}$ 





# Loops

A set of nodes **L** in a flow graph forms a loop if:

### 1. Loop Entry:

- · There is a unique **entry node** in L.
- No other node in L has a predecessor outside L.
- Any path from the flow graph entry to L must pass through this entry node.

### 2. Reachability:

 $\cdot$  Every node in L has a nonempty path **within L** leading to the loop entry.

# Loops

The flow graph of given previous example has three loops:

- 1. B3 by itself.
- 2. B6 by itself.
- 3. {B2, B3, B4}.
  - B2 is the only node in {B2, B3, B4} with a predecessor (B1) outside the loop.
  - Each node in {B2, B3, B4} has a nonempty path leading back to B2.
  - Example path: B2 → B3 → B4 → B2.

# Importance in Compiler Design

**Code Motion:** Move independent computations outside loops.

Dead Code Elimination: Remove unreachable or unnecessary computations.

Register Allocation: Assign registers efficiently across basic blocks.

**Instruction Scheduling:** Reorder instructions to improve performance.

# O4 Simple Code Generator Algorithm

O Keerthi - 22z243

Qur code-generation algorithm considers each three-address instruction in turn and decides what loads are necessary to get the needed operands into registers. After generating the loads, it generates the operation itself. Then, if there is a need to store the result into a memory location, it also generates that store.

In order to make the needed decisions, we require a data structure that tells us what program variables currently have their value in a register, and which register or registers, if so. We also need to know whether the memory location for a given variable currently has the proper value for that variable, since a new value for the variable may have been computed in a register and not yet stored.

ductional degree organization theoretic feathcounted described

# Register and Address Descriptors

• For each available register, a *register descriptor* keeps track of the variable names whose current value is in that register. Since we shall use only those registers that are available for local use within a block, we assume that initially all register descriptors are empty. As the code generation progresses, each register will hold the value of 0 or more names.

 For each program variable, an address descriptor keeps track of the location or locations where the current value of that variable can be found. The location might be a register, a memory address, a stack location, or some set of more than one of these. The information can be stored in the symbol table entry for that variable name

# **Instruction Generation**

1. Call getReg(OP x, y) to obtain registers.

2. Check register descriptor for y:

3. If missing, load from memory (LD Ry, y).

4. Repeat for x.

5. Generate OP Rx, Ry (e.g., ADD Rx, Ry).

# The Code-Generation Algorithm

An essential part of the algorithm is a function getReg(I), which selects registers for each memory location associated with the three-address instruction I. Function getReg has access to the register and address descriptors for all the variables of the basic block, and may also have access to certain useful data-flow information such as the variables that are live on exit from the block. We shall discuss getReg after presenting the basic algorithm. While we do not know the total number of registers available for local data belonging to a basic block, we assume that there are enough registers so that, after freeing all available registers by storing their values in memory<sup>^</sup> there are enough registers to accomplish any three-address operation.

# **Instruction Generation**

### Machine Instructions for Operations

For a three-address instruction such as x = y + z, do the following:

- 1. Use getReg(x = y + z) to select registers for x, y, and z. Call these R, R, and R.
- 2. If y is not in R, (according to the register descriptor for R), then issue an instruction LD R, y', where y' is one of the memory locations for y (according to the address descriptor for y).
- 3. Similarly, if z is not in R, issue and instruction LD R, z', where z' is a location for z.
- 4. Issue the instruction ADD  $R_{,}R_{,}R_{,}$

# **Instruction Generation**

### Machine Instructions for Copy Statements

There is an important special case: a three-address copy statement of the form x = y. We assume that getReg will always choose the same register for both x and y. If y is not already in that register  $R_y$ , then generate the machine instruction LD  $R_y$ , y. If y was already in  $R_y$ , we do nothing. It is only necessary that we adjust the register description for Ry so that it includes x as one of the values found there.

### 1. Load (LD R, x)

- Assign x to register R.
- Update descriptors:
  - $\circ$  Desc(R) = x (remove other values from R).
  - Add R to Desc(x).
  - Remove R from Desc(w) for all  $w \neq x$ .

1. Load (LD R, x)

- 1. For the instruction LD Rx
  - (a) Change the register descriptor for register R so it holds only x.
  - (b) Change the address descriptor for x by adding register R as an additional location.

### 2. Store (ST x, R)

- Save x from register R to memory.
- **Update Address Descriptor:** Add memory location of x to Desc(x).

For the instruction ST x, R, change the address descriptor for x to include its own memory location.

### 3. Operation (OP Rx, Ry)

- Performing x = x OP y:
  - o Desc(Rx) = x.
  - o Desc(x) = Rx.
  - o After execution, Rx holds Rx OP Ry.

### 3. Operation (OP Rx, Ry)

- For an operation such as ADD Rx ,Ry ,Rz implementing a three-address instruction x = y + z
- (a) Change the register descriptor for  $R_x$  so that it holds only x.
- (b) Change the address descriptor for x so that its only location is  $R_x$ .
  - Note that the memory location for x is not now in the address de-
- (c) Remove  $R_x$  from the address descriptor of any variable other than

Gar generating the load for y

4. Copy (x = y)

- 4. When we process a copy statement x = y, after generating the load for y into register  $R_y$ , if needed, and after managing descriptors as for all load statements (per rule 1):
  - (a) Add x to the register descriptor for  $R_y$ .
  - (b) Change the address descriptor for x so that its only location is  $R_y$ . black consisting of the three-address

# Special Case - Copy (x = y)

- If y is in a register, set Rx = Ry.
- If y was already in a register, **no code is generated**.
- Store y in memory if required at block exit.

# Minimizing Register Usage

#### Reuse registers if:

- 1. **Temporary values** are no longer needed.
- 2. A variable **has no further use** in the program.
- 3. A variable is **redefined before next use**.

# **Handling Live Variables**

- Variables live at block exit must be stored in memory.
- **Dead variables** at exit are ignored.

we shall concentrate on picking 100

- 1. If y is currently in a register, pick a register already containing y as  $R_y$ . Do not issue a machine instruction to load this register, as none is needed.
- 2. If y is not in a register, but there is a register that is currently empty, pick one such register as  $R_y$ .
- 3. The difficult case occurs when y is not in a register, and there is no register that is currently empty. We need to pick one of the allowable registers anyway, and we need to make it safe to reuse. Let R be a candidate

we shall concentrate on picking 100

- 1. If y is currently in a register, pick a register already containing y as  $R_y$ . Do not issue a machine instruction to load this register, as none is needed.
- 2. If y is not in a register, but there is a register that is currently empty, pick one such register as  $R_y$ .
- 3. The difficult case occurs when y is not in a register, and there is no register that is currently empty. We need to pick one of the allowable registers anyway, and we need to make it safe to reuse. Let R be a candidate

register, and suppose v is one of the variables that the register  $\operatorname{descriptor}$  for R says is in R. We need to make sure that v's value either is not really needed, or that there is somewhere else we can go to get the value of v. The possibilities are:

- (a) If the address descriptor for v says that v is somewhere besides R, then we are OK.
- (b) If v is x, the variable being computed by instruction I, and x is not also one of the other operands of instruction I (z in this example), then we are OK. The reason is that in this case, we know this value of x is never again going to be used, so we are free to ignore it.
- (c) Otherwise, if v is not used later (that is, after the instruction I, there are no further uses of v, and if v is live on exit from the block, then v is recomputed within the block), then we are OK.
  - (d) If we are not OK by one of the first three cases, then we need to generate the store instruction ST v, R to place a copy of v in its own memory location. This operation is called a *spill*.

Now, consider the selection of the register  $R_x$ . The issues and options are almost as for y, so we shall only mention the differences.

- 1. Since a new value of x is being computed, a register that holds only x is always an acceptable choice for  $R_x$ . This statement holds even if x is one of y and z, since our machine instructions allows two registers to be the same in one instruction.
- 2. If y is not used after instruction I, in the sense described for variable v in item (3c), and  $R_y$  holds only y after being loaded, if necessary, then  $R_y$  can also be used as  $R_x$ . A similar option holds regarding z and  $R_z$ .

The last matter to consider specially is the case when I is a copy instruction x = y. We pick the register  $R_y$  as above. Then, we always choose  $R_x = R_y$ .

# O5 Example Using Simple Code Generator Algorithm

Sanjitha R - 22z259

1) A basic block consisting of three-address statements

$$t = a - b$$
 $u = a - c$ 
 $v = t + u$ 
 $a = d$ 
 $d = v + u$ 

#### Assumptions:

- a) t,u and v are temporaries [local to the block]
- b) a,b,c and d are variables that are alive on exit from the block
- c) Initially, all the registers are empty

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             |                                    |                     |                                            |
|                                   |                                    |                     |                                            |
|                                   |                                    |                     |                                            |

# Managing Register & Address Descriptors

1. Load (LD R, x)

For the instruction LD R, x

- (a) Change the register descriptor for register R so it holds only x.
- (b) Change the address descriptor for x by adding register R as an additional location.

| Three - address instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                       | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 |                     |                                            |
|                             |                                        |                     |                                            |

# Managing Register & Address Descriptors

#### 3. Operation (OP Rx, Ry)

- For an operation such as ADD Rx ,Ry ,Rz implementing a three-address instruction x = y + z
- (a) Change the register descriptor for  $R_x$  so that it holds only x.
- (b) Change the address descriptor for x so that its only location is  $R_x$ .
  - Note that the memory location for x is not now in the address de-
- (c) Remove  $R_x$  from the address descriptor of any variable other than

Gar generating the load for y

| Three - address instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                       | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  |                                            |
|                             |                                        |                     |                                            |

| Three - address instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                       | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
|                             |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             |                                        |                     |                                            |
|                                   |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      |                     |                                            |
|                                   |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a,R1 b c d R2                              |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               |                                            |
|                                   |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a,R1 b c d R2                              |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               | a b c, R3 d R2 R1                          |
|                                   |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               | a b c, R3 d R2 R1                          |
| v=t+u                             |                                        |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               | a b c, R3 d R2 R1                          |
| v=t+u                             | ADD R3, R2, R1                         |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               | a b c, R3 d R2 R1                          |
| v=t+u                             | ADD R3, R2, R1                         | u t v               |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|----------------------------------------|---------------------|--------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | at                  | a, R1 b c d R2                             |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | u t c               | a b c, R3 d R2 R1                          |
| v=t+u                             | ADD R3, R2, R1                         | u t v               | a b c d R2 R1 R3                           |

| Three - address instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                         |                                    |                     |                                            |
|                             |                                    |                     |                                            |
|                             |                                    |                     |                                            |
|                             |                                    |                     |                                            |

# Managing Register & Address Descriptors

4. Copy (x = y)

- 4. When we process a copy statement x = y, after generating the load for y into register  $R_y$ , if needed, and after managing descriptors as for all load statements (per rule 1):
  - (a) Add x to the register descriptor for  $R_y$ .
  - (b) Change the address descriptor for x so that its only location is  $R_y$ . black consisting of the three-address

# Managing Register & Address Descriptors

1. Load (LD R, x)

For the instruction LD R, x

- (a) Change the register descriptor for register R so it holds only x.
- (b) Change the address descriptor for x by adding register R as an additional location.

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           |                     |                                            |
|                                   |                                    |                     |                                            |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             |                                            |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         |                                    |                     |                                            |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             |                     |                                            |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               |                                            |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               | R2 b c R1 R3                               |
|                                   |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               | R2 b c R1 R3                               |
| exit                              |                                    |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               | R2 b c R1 R3                               |
| exit                              | ST a, R2<br>St d, R1               |                     |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               | R2 b c R1 R3                               |
| exit                              | ST a, R2<br>St d, R1               | d a v               |                                            |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor | Address Descriptor  a b c d t u v  a b c d |
|-----------------------------------|------------------------------------|---------------------|--------------------------------------------|
| a=d                               | LD R2, d                           | u a,d v             | R2 b c d, R2 R1 R3                         |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | d a v               | R2 b c R1 R3                               |
| exit                              | ST a, R2<br>St d, R1               | d a v               | a, R2 b c d, R1 R3                         |

| Three -<br>address<br>instruction | Generated machine-code instruction     | Register Descriptor<br>(Initially all the three<br>registers - R1, R2 and<br>R3 are empty) | Address Descriptor (Initially a,b,c and d are stored in the memory) |
|-----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| t=a-b                             | LD R1, a<br>LD R2, b<br>SUB R2, R1, R2 | R1 contains a<br>R2 contains b<br>R2 contains t and R1<br>contains a                       | a is in R1<br>b is in R2<br>t is in R2 and a is in R1               |
| u=a-c                             | LD R3, c<br>SUB <b>R1, R1,</b> R3      | R3 contains c<br>R1 contains u                                                             | c is in R3<br>u is in R1                                            |
| v=t+u                             | ADD R3, R2, R1                         | R3 contains v                                                                              | v is in R3                                                          |

| Three -<br>address<br>instruction | Generated machine-code instruction | Register Descriptor            | Address Descriptor           |
|-----------------------------------|------------------------------------|--------------------------------|------------------------------|
| a=d                               | LD R2, d                           | R2 contains d and a            | d and a are in R2            |
| d = v + u                         | ADD <b>R1</b> , R3, R1             | R1 contains d                  | d is in R1                   |
| exit                              | ST a, R2<br>St d, R1               | No change in register contents | a and d are stored in memory |

# THANK YOU!